Publications

Detailed Information

(A) study on multichannel receivers with enhanced lane expandability and loop linearity : 데이터 전송로 확장성과 루프 선형성을 향상시킨 다중채널 수신기들에 관한 연구

DC Field Value Language
dc.contributor.advisor정덕균-
dc.contributor.author유병주-
dc.date.accessioned2017-07-13T06:57:51Z-
dc.date.available2017-07-13T06:57:51Z-
dc.date.issued2013-02-
dc.identifier.other000000009788-
dc.identifier.urihttps://hdl.handle.net/10371/118907-
dc.description학위논문 (박사)-- 서울대학교 대학원 : 전기·컴퓨터공학부, 2013. 2. 정덕균.-
dc.description.abstractTwo types of serial data communication receivers that adopt a multichannel architecture for a high aggregate I/O bandwidth are presented. Two techniques for collaboration and sharing among channels are proposed to enhance the loop-linearity and channel-expandability of multichannel receivers, respectively.
The first proposed receiver employs a collaborative timing scheme recovery which relies on the sharing of all outputs of phase detectors (PDs) among channels to extract common information about the timing and multilevel signaling architecture of PAM-4. The shared timing information is processed by a common global loop filter and is used to update the phase of the voltage-controlled oscillator with better rejection of per-channel noise. In addition to collaborative timing recovery, a simple linearization technique for binary PDs is proposed. The technique realizes a high-rate oversampling PD while the hardware cost is equivalent to that of a conventional 2x-oversampling clock and data recovery. The first receiver exploiting the collaborative timing recovery architecture is designed using 45-nm CMOS technology. A single data lane occupies a 0.195-mm2 area and consumes a relatively low 17.9 mW at 6 Gb/s at 1.0V. Therefore, the power efficiency is 2.98 mW/Gb/s. The simulated jitter is about 0.034 UI RMS given an input jitter value of 0.03 UI RMS, while the relatively constant loop bandwidth with the PD linearization technique is about 7.3-MHz regardless of the data-stream noise.
Unlike the first receiver, the second proposed multichannel receiver was designed to reduce the hardware complexity of each lane. The receiver employs shared calibration logic among channels and yet achieves superior channel expandability with slim data lanes. A shared global calibration control, which is used in a forwarded clock receiver based on a multiphase delay-locked loop, accomplishes skew calibration, equalizer adaptation, and the phase lock of all channels during a calibration period, resulting in reduced hardware overhead and less area required by each data lane. The
second forwarded clock receiver is designed in 90-nm CMOS technology. It achieves error-free eye openings of more than 0.5 UI across 9− 28 inch Nelco 4000-6 microstrips at 4− 7 Gb/s and more than 0.42 UI at data rates of up to 9 Gb/s. The data lane occupies only 0.152 mm2 and consumes 69.8 mW, while the rest of the receiver occupies 0.297 mm2 and consumes 56 mW at a data rate of 7 Gb/s and a supply voltage of 1.35 V.
-
dc.description.tableofcontents1. Introduction 1
1.1 Motivations
1.2 Thesis Organization
2. Previous Receivers for Serial-Data Communications
2.1 Classification of the Links
2.2 Clocking architecture of transceivers
2.3 Components of receiver
2.3.1 Channel loss
2.3.2 Equalizer
2.3.3 Clock and data recovery circuit
2.3.3.1. Basic architecture
2.3.3.2. Phase detector
2.3.3.2.1. Linear phase detector
2.3.3.2.2. Binary phase detector
2.3.3.3. Frequency detector
2.3.3.4. Charge pump
2.3.3.5. Voltage controlled oscillator and delay-line
2.3.4 Loop dynamics of PLL
2.3.5 Loop dynamics of DLL
3. The Proposed PLL-Based Receiver with Loop Linearization Technique
3.1 Introduction
3.2 Motivation
3.3 Overview of binary phase detection
3.4 The proposed BBPD linearization technique
3.4.1 Architecture of the proposed PLL-based receiver
3.4.2 Linearization technique of binary phase detection
3.4.3 Rotational pattern of sampling phase offset
3.5 PD gain analysis and optimization
3.6 Loop Dynamics of the 2nd-order CDR
3.7 Verification with the time-accurate behavioral simulation
3.8 Summary
4. The Proposed DLL-Based Receiver with Forwarded-Clock
4.1 Introduction
4.2 Motivation
4.3 Design consideration
4.4 Architecture of the proposed forwarded-clock receiver
4.5 Circuit description
4.5.1 Analog multi-phase DLL
4.5.2 Dual-input interpolating deley cells
4.5.3 Dedicated half-rate data samplers
4.5.4 Cherry-Hooper continuous-time linear equalizer
4.5.5 Equalizer adaptation and phase-lock scheme
4.6 Measurement results
5. Conclusion
6. Bibliography
-
dc.formatapplication/pdf-
dc.format.extent5065699 bytes-
dc.format.mediumapplication/pdf-
dc.language.isoen-
dc.publisher서울대학교 대학원-
dc.subjectMultichannel receiver-
dc.subjectforwarded clock-
dc.subjectcollaborative timing recovery-
dc.subjectclock and data recovery-
dc.subjectbang-bang phase detector-
dc.subjectlinearization technique-
dc.subjectphase-locked loop-
dc.subjectdelay-locked loop-
dc.subject.ddc621-
dc.title(A) study on multichannel receivers with enhanced lane expandability and loop linearity-
dc.title.alternative데이터 전송로 확장성과 루프 선형성을 향상시킨 다중채널 수신기들에 관한 연구-
dc.typeThesis-
dc.contributor.AlternativeAuthorByoung-Joo Yoo-
dc.description.degreeDoctor-
dc.citation.pagesviii, 165-
dc.contributor.affiliation공과대학 전기·컴퓨터공학부-
dc.date.awarded2013-02-
Appears in Collections:
Files in This Item:

Altmetrics

Item View & Download Count

  • mendeley

Items in S-Space are protected by copyright, with all rights reserved, unless otherwise indicated.

Share