Publications

Detailed Information

메모리 액세스 패턴 기반 DRAM 컨트롤러 디자인

DC Field Value Language
dc.contributor.advisor이창건-
dc.contributor.author어정윤-
dc.date.accessioned2017-10-31T07:40:56Z-
dc.date.available2017-10-31T07:40:56Z-
dc.date.issued2017-08-
dc.identifier.other000000145889-
dc.identifier.urihttps://hdl.handle.net/10371/137443-
dc.description학위논문 (석사)-- 서울대학교 대학원 공과대학 컴퓨터공학부, 2017. 8. 이창건.-
dc.description.abstractMixed-criticality systems integrate tasks with various levels of criticality onto a same hardware platform. Critical tasks require tight bounding of worst-case latency at any cost, yet for non-critical tasks it is important to provide high performance as much as possible. From this, a tough design concern arises-
dc.description.abstracthow to achieve the conflicting demands of performance isolation for critical tasks and efficient sharing for non-critical tasks in terms of shared DRAM bandwidth and capacity?
Recently, modern mixed-criticality systems are facing rapid change in workloads. One of the biggest challenges among this is the advent of memory-intensive workloads in line with migration to multicore. Memory intensive workloads significantly exacerbate contention and interference problems in shared memory resources of multicore architectures. This not only endangers tight bounding of worst-case latency of critical tasks, but also, if not properly addressed, can lead to significant performance penalty and unfairness among non-critical tasks.
In this paper, we take workload-driven approach and propose a novel workload-aware memory controller design for mixed-criticality system that can successfully achieve both of the conflicting demands in the presence of memory-intensive workloads. Based on the key observation that memory access pattern of an application captures major memory requirements of the application, our memory controller manages shared DRAM as a set of memory access pattern-aware partitions - latency sensitive, locality sensitive, and bandwidth sensitive. Our design allocates bandwidth and capacity customized to each partitions needs. By using bank partitioning and request batching with prioritizing, we guarantee short worst-case latency for critical tasks and high performance and fairness to non-critical tasks.
-
dc.description.tableofcontentsI. Introduction 1
II. Background on DRAM Basics 4
2.1 DRAM Architecture and Characteristics 4
2.2 DRAM Memory Controller 6
2.3 Bank Partitioning 8
2.4 Memory Access Patterns 8
III. Observation 10
IV. Memory Access Pattern-Centric Memory Controller Design 16
4.1 Memory Controller Architecture 16
4.1.1 Memory access pattern-aware bank partitioning 17
4.1.2 Partition-based prioritization and request batching 17
4.2 Worst-Case Interference Delay Analysis 18
V. Evaluation 21
5.1 Experiment Setup 21
5.2 Performance result of non-critical tasks 22
VI. Related Work 24
VII. Conclusion 26
References 27
-
dc.formatapplication/pdf-
dc.format.extent3576032 bytes-
dc.format.mediumapplication/pdf-
dc.language.isoko-
dc.publisher서울대학교 대학원-
dc.subjectMixed-Criticality Systems-
dc.subjectMemory Controller-
dc.subjectMemory Access Pattern-
dc.subject.ddc621.39-
dc.title메모리 액세스 패턴 기반 DRAM 컨트롤러 디자인-
dc.typeThesis-
dc.description.degreeMaster-
dc.contributor.affiliation공과대학 컴퓨터공학부-
dc.date.awarded2017-08-
Appears in Collections:
Files in This Item:

Altmetrics

Item View & Download Count

  • mendeley

Items in S-Space are protected by copyright, with all rights reserved, unless otherwise indicated.

Share