Publications

Detailed Information

Adjustable Delay Buffer Allocation under Useful Clock Skew Scheduling

DC Field Value Language
dc.contributor.authorKim, Juyeon-
dc.contributor.authorKim, Taewhan-
dc.creator김태환-
dc.date.accessioned2019-04-24T08:29:07Z-
dc.date.available2020-04-05T08:29:07Z-
dc.date.created2018-08-21-
dc.date.issued2017-04-
dc.identifier.citationIEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, Vol.36 No.4, pp.641-654-
dc.identifier.issn0278-0070-
dc.identifier.urihttps://hdl.handle.net/10371/147844-
dc.description.abstractThis paper proposes a graph-based algorithm for solving the adjustable delay buffer (ADB) allocation problem optimally under useful clock skew scheduling. Our algorithm supports additional features: extending the optimality to the allocation of ADBs with quantized delay values, extending the optimality to the allocation of ADBs with delay upper bound, and extending to the consideration of the delay variability of clock buffers. In addition, we propose two acceleration techniques for speeding up the computation. The first one is speeding up the graph traversal of our optimal solver without sacrificing the optimality while the second one, supplementing our algorithm, is to deal with the extremely large designs at the expense of the allocation quality. The experiments with benchmark circuits show that our algorithm reduces the number of ADBs by 23.3% on average over the results produced by the conventional ADB allocation under useful clock skew scheduling and reduces the number of ADBs by 86.3% on average over that produced by the previous optimal ADB allocation under bounded clock skew constraint. In addition, our optimal algorithm runs 30-460 times faster than the prior work.-
dc.language영어-
dc.language.isoenen
dc.publisherInstitute of Electrical and Electronics Engineers-
dc.titleAdjustable Delay Buffer Allocation under Useful Clock Skew Scheduling-
dc.typeArticle-
dc.identifier.doi10.1109/TCAD.2016.2597213-
dc.citation.journaltitleIEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems-
dc.identifier.wosid000398824500010-
dc.identifier.scopusid2-s2.0-85017614206-
dc.description.srndOAIID:RECH_ACHV_DSTSH_NO:T201711153-
dc.description.srndRECH_ACHV_FG:RR00200001-
dc.description.srndADJUST_YN:-
dc.description.srndEMP_ID:A076159-
dc.description.srndCITE_RATE:2.089-
dc.description.srndDEPT_NM:전기·정보공학부-
dc.description.srndEMAIL:taewhan@snu.ac.kr-
dc.description.srndSCOPUS_YN:Y-
dc.citation.endpage654-
dc.citation.number4-
dc.citation.startpage641-
dc.citation.volume36-
dc.description.isOpenAccessN-
dc.contributor.affiliatedAuthorKim, Taewhan-
dc.identifier.srndT201711153-
dc.type.docTypeArticle-
dc.description.journalClass1-
dc.subject.keywordPlusPOWER MODE DESIGNS-
dc.subject.keywordPlusOPTIMIZATION-
dc.subject.keywordAuthorAdjustable delay buffer (ADB)-
dc.subject.keywordAuthorclock tree-
dc.subject.keywordAuthoruseful skew-
Appears in Collections:
Files in This Item:
There are no files associated with this item.

Altmetrics

Item View & Download Count

  • mendeley

Items in S-Space are protected by copyright, with all rights reserved, unless otherwise indicated.

Share