Publications

Detailed Information

Clock buffer polarity assignment under useful skew constraints

Cited 0 time in Web of Science Cited 2 time in Scopus
Authors

Joo, Deokjin; Kim, Taewhan

Issue Date
2017-03
Publisher
Elsevier BV
Citation
Integration, the VLSI Journal, Vol.57, pp.52-61
Abstract
Clock trees, which deliver the clock signal to every clock sink in the whole system, switch actively at high frequency, which makes them one of the most dominant sources of noise. While many clock polarity assignment (PA) techniques were proposed to mitigate the clock noise, no attention has been paid to the PA under useful skew constraints. In this work, we show that the clock PA problem under useful skew constraints is intractable and propose a comprehensive and scalable clique search based algorithm to solve the problem effectively. In addition, we demonstrate the applicability of our solution by extending it for PA under delay variation environment. Through experiments with ISPD'10 benchmark circuits, we show that our proposed clock PA algorithm is able to reduce the peak noise by 10.9% further over that of the conventional global skew bound constrained PA. Finally, we compare our PA technique against decoupling capacitor embedding technique which is a commonly used method for noise reduction.
ISSN
0167-9260
Language
English
URI
https://hdl.handle.net/10371/147846
DOI
https://doi.org/10.1016/j.vlsi.2016.11.007
Files in This Item:
There are no files associated with this item.
Appears in Collections:

Altmetrics

Item View & Download Count

  • mendeley

Items in S-Space are protected by copyright, with all rights reserved, unless otherwise indicated.

Share