Publications

Detailed Information

A 32-Gb/s PAM4-Binary Bridge With Sampler Offset Cancellation for Memory Testing

DC Field Value Language
dc.contributor.authorYun, Daeho-
dc.contributor.authorLee, Eonhui-
dc.contributor.authorJung, Woosong-
dc.contributor.authorKim, Kahyun-
dc.contributor.authorBeak, Kyung-Min-
dc.contributor.authorKim, Jihee-
dc.contributor.authorLee, Hyun-Bae-
dc.contributor.authorKo, Byeongseon-
dc.contributor.authorChoi, Woo-Seok-
dc.contributor.authorJeong, Deog-Kyoon-
dc.date.accessioned2022-10-07T06:19:35Z-
dc.date.available2022-10-07T06:19:35Z-
dc.date.created2022-09-15-
dc.date.issued2022-09-
dc.identifier.citationIEEE Transactions on Circuits and Systems II: Express Briefs, Vol.69 No.9, pp.3749-3753-
dc.identifier.issn1549-7747-
dc.identifier.urihttps://hdl.handle.net/10371/185624-
dc.description.abstractThis brief presents a 32-Gb/s PAM4-Binary bridge for the next-generation memory testing. The bridge incorporates all the required functions to evaluate a high-speed PAM4 memory using a low-speed NRZ tester. The low-speed data transmitted from the NRZ tester to the bridge are converted into high-speed PAM4 data through half-rate clock control and forwarded to the memory, and vice-versa. The ground-terminated PAM4 driver provides the single-ended output by controlling the output current with a 2-tap feed-forward equalizer, achieving a ratio level mismatch (RLM) of 0.95. To minimize the offset at the PAM4 receiver, the offset cancellation circuit with an offset of 2.76mV consisting of a CTLE and sampling latches is employed, and the horizontal margin of the received PAM4 signal is 50% for BER<10(-9). An all-digital PLL integrated in the bridge doubles the 4-GHz WCK used as forwarded clock for the graphic memory. The count-based PAM4 eye-opening monitor is also proposed to find the optimal codes for the maximum eye opening using the PRBS7 data sequence. The bridge fabricated in the 40-nm CMOS technology occupies an active area of 1.6mm(2) and dissipates 132mW.-
dc.language영어-
dc.publisherInstitute of Electrical and Electronics Engineers-
dc.titleA 32-Gb/s PAM4-Binary Bridge With Sampler Offset Cancellation for Memory Testing-
dc.typeArticle-
dc.identifier.doi10.1109/TCSII.2022.3170887-
dc.citation.journaltitleIEEE Transactions on Circuits and Systems II: Express Briefs-
dc.identifier.wosid000848263100029-
dc.identifier.scopusid2-s2.0-85129397141-
dc.citation.endpage3753-
dc.citation.number9-
dc.citation.startpage3749-
dc.citation.volume69-
dc.description.isOpenAccessN-
dc.contributor.affiliatedAuthorChoi, Woo-Seok-
dc.contributor.affiliatedAuthorJeong, Deog-Kyoon-
dc.type.docTypeArticle-
dc.description.journalClass1-
Appears in Collections:
Files in This Item:
There are no files associated with this item.

Altmetrics

Item View & Download Count

  • mendeley

Items in S-Space are protected by copyright, with all rights reserved, unless otherwise indicated.

Share