Publications

Detailed Information

A 122fsrms-Jitter and -60dBc-Reference-Spur 12.24GHz MDLL with a 102 - Multiplication Factor Using a Power-Gating Technique

Cited 0 time in Web of Science Cited 0 time in Scopus
Authors

Cho, Yoonseo; Lee, Jeonghyun; Park, Suneui; Yoo, Seyeon; Choi, Jaehyouk

Issue Date
2023
Publisher
Institute of Electrical and Electronics Engineers Inc.
Citation
Digest of Technical Papers - Symposium on VLSI Technology, Vol.2023-June
Abstract
This work presents a low-jitter and high-frequency ring-oscillator (RO)-based multiplying DLL (MDLL). To overcome the limit of conventional MDLLs that use a series MUX for edge switching, the proposed MDLL uses a power-gating (PG) technique to periodically remove the accumulated jitter of the RO. So, it can achieve a very low jitter even at a very high output frequency above 10GHz with a large multiplication factor (N) over 100. The proposed hybrid accumulator (HACC) allows the calibrator to achieve high resolution and wide bandwidth concurrently. The measured rms jitter and reference spur at 12.24GHz (N =102) were 122fs and -60 dBc, respectively.
ISSN
0743-1562
URI
https://hdl.handle.net/10371/199370
DOI
https://doi.org/10.23919/VLSITechnologyandCir57934.2023.10185338
Files in This Item:
There are no files associated with this item.
Appears in Collections:

Related Researcher

  • College of Engineering
  • Department of Electrical and Computer Engineering
Research Area Wired interconnection, Wireless communication

Altmetrics

Item View & Download Count

  • mendeley

Items in S-Space are protected by copyright, with all rights reserved, unless otherwise indicated.

Share