Publications

Detailed Information

28.5 A 900μW, 1-4GHz Input-Jitter-Filtering Digital-PLL-Based 25%-Duty-Cycle Quadrature-Clock Generator for Ultra-Low-Power Clock Distribution in High-Speed DRAM Interfaces

DC Field Value Language
dc.contributor.authorShin, Yuhwan-
dc.contributor.authorJo, Yongwoo-
dc.contributor.authorKim, Juyeop-
dc.contributor.authorLee, Junseok-
dc.contributor.authorKim, Jongwha-
dc.contributor.authorChoi, Jaehyouk-
dc.date.accessioned2024-04-25T04:09:04Z-
dc.date.available2024-04-25T04:09:04Z-
dc.date.created2024-04-25-
dc.date.issued2023-
dc.identifier.citationDigest of Technical Papers - IEEE International Solid-State Circuits Conference, Vol.2023-February, pp.408-410-
dc.identifier.issn0193-6530-
dc.identifier.urihttps://hdl.handle.net/10371/199372-
dc.description.abstractTo secure sufficient timing margins, despite ever-increasing data rates, advanced DRAM interfaces use quadrature clocks, which run internally at a quarter-rate frequency, ftextQCLk. The top of Fig. 28.5.1 shows a conventional clock-distribution scheme: a DLL in the middle of the peripheral distributes the quadrature clocks, StextINx where x=I, Q, IB, QB to all TXs that may be more than a few millimeters away. The fundamental problem with this conventional scheme is that it requires excessive power to distribute four (or at least two) high-frequency clocks over long distances across the chip. With ftextQCLK=2textGHz, the clock distribution power consumption reaches tens of milliwatts and will continue to increase proportionally to ftextQCLK for future standards. Moreover, the quadrature relationship between StextINx is degraded as well, thus a quadrature-error corrector (QEC) can be used before each TX. Polyphase-filter- or analog-DLL-based QECs have issues with accuracy and area. Recently, digital DLL-based QECs [1-4] overcome these problems, but still have many disadvantages. (1) DLL-based ones cannot filter input jitter: the RMS jitter of the quadrature clocks at each TX should be less than 6textmUI, hence the jitter-filtering capability becomes more important as ftextQCLk increases. (2) They consume large power when operating at ftextQCLK: the QEC in [1] consumes 8textmW at ftextQCLK of 2.3GHz. (3) They use DTCs to detect quadrature errors, the range of ftextQCLK is limited to that of the DTC. (4) Their outputs, StextOUTx have a 50% duty-cycle (DC), an additional 25%-DC converter is required before the serializer at each TX.-
dc.publisherInstitute of Electrical and Electronics Engineers Inc.-
dc.title28.5 A 900μW, 1-4GHz Input-Jitter-Filtering Digital-PLL-Based 25%-Duty-Cycle Quadrature-Clock Generator for Ultra-Low-Power Clock Distribution in High-Speed DRAM Interfaces-
dc.typeArticle-
dc.identifier.doi10.1109/ISSCC42615.2023.10067283-
dc.citation.journaltitleDigest of Technical Papers - IEEE International Solid-State Circuits Conference-
dc.identifier.scopusid2-s2.0-85151698581-
dc.citation.endpage410-
dc.citation.startpage408-
dc.citation.volume2023-February-
dc.description.isOpenAccessN-
dc.contributor.affiliatedAuthorChoi, Jaehyouk-
dc.type.docTypeConference Paper-
dc.description.journalClass1-
Appears in Collections:
Files in This Item:
There are no files associated with this item.

Related Researcher

  • College of Engineering
  • Department of Electrical and Computer Engineering
Research Area Wired interconnection, Wireless communication

Altmetrics

Item View & Download Count

  • mendeley

Items in S-Space are protected by copyright, with all rights reserved, unless otherwise indicated.

Share