Publications

Detailed Information

A Low Power and Wide Range Programmable Clock Generator With a High Multiplication Factor

Cited 14 time in Web of Science Cited 16 time in Scopus
Authors

Choi, Jaehyouk; Kim, Stephen T.; Kim, Woonyun; Kim, Kwan-Woo; Lim, Kyutae; Laskar, Joy

Issue Date
2011-04
Publisher
IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
Citation
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, Vol.19 No.4, pp.701-705
Abstract
A programmable delay locked loop (DLL) based clock generator, providing a high multiplication factor, has been developed in a 0.18-mu m CMOS technology. Utilizing the proposed pulse generator, purely consisting of D flip flops (DFFs) and inverters, the clock generator provides a high multiplication factor of up to 24. It consumes only 16.2 mW when generating 2.16 GHz output signals. In addition, the proposed saturated-type unit delay cell adopted in the voltage controlled delay line (VCDL) is capable of providing a long delay while maintaining fast-switching signal edges. Thus, the DLL can lock up an input reference frequency as low as 30 MHz while maintaining good phase noise performance and small chip area occupancy. The phase noise is -88.7 and -99.8 dBc/Hz at 10 kHz and 100 kHz offsets, respectively, from the operating frequency of 1.2 GHz, which is equivalent to a 1.7 ps RMS jitter. The active chip area takes only 0.051 mm(2).
ISSN
1063-8210
URI
https://hdl.handle.net/10371/199444
DOI
https://doi.org/10.1109/TVLSI.2009.2036433
Files in This Item:
There are no files associated with this item.
Appears in Collections:

Related Researcher

  • College of Engineering
  • Department of Electrical and Computer Engineering
Research Area Wired interconnection, Wireless communication

Altmetrics

Item View & Download Count

  • mendeley

Items in S-Space are protected by copyright, with all rights reserved, unless otherwise indicated.

Share