Publications

Detailed Information

Design of All-Digital PLL Using Statistical Data of Bang-Bang Phase Detection : 뱅뱅 위상검출기의 통계 수치를 이용한 올 디지털 위상 동기화 루프의 설계

DC Field Value Language
dc.contributor.advisor정덕균-
dc.contributor.author장성천-
dc.date.accessioned2017-07-13T07:10:46Z-
dc.date.available2017-07-13T07:10:46Z-
dc.date.issued2015-08-
dc.identifier.other000000066677-
dc.identifier.urihttps://hdl.handle.net/10371/119111-
dc.description학위논문 (박사)-- 서울대학교 대학원 : 전기·컴퓨터공학부, 2015. 8. 정덕균.-
dc.description.abstractAn all-digital phase-locked loop (ADPLL) and an all-digital spread spectrum clock generator (SSCG) are proposed using the stochastic data of the bang-bang phase-frequency detection. The all-digital bang-bang PLL (BBPLL) that tracks the optimum loop gain for minimum jitter is proposed. The autocorrelation of the output of bang-bang phase frequency detector (BBPFD) indicates whether the BBPLL operates in the nonlinear regime or the random noise regime. Using the behavioral model simulation and mathematical analysis, it is shown that the output jitter is minimized when the autocorrelation of BBPFD output is zero. An adaptive loop gain controller (ALGC) continuously evaluates the autocorrelation of the BBPFD output and adjusts the loop gain to make the autocorrelation zero. The digital loop filter (DLF) operates at higher than the reference clock frequency to reduce the loop latency and to mitigate the resolution of the digitally-controlled oscillator (DCO). The prototype chip has been fabricated in a 65-nm CMOS process. It exhibits rms jitter of 1.72 ps at 2.5 GHz.
The all-digital SSCG using two-point modulation is presented. To calibrate the gain mismatch between the direct and division ratio modulation paths, a background gain calibration method is proposed. An adaptive gain controller (AGC) continuously evaluates the correlation between the modulation profile and the BBPFD output and adjusts the direct modulation gain to make the correlation zero. To reduce the power consumption and design complexity, the BBPFD is used instead of the time-to-digital converter (TDC). The prototype chip has been fabricated in a 65-nm CMOS process and it consumes 6 mW at 2.5 GHz. The measured minimum rms jitter is 1.58 ps.
-
dc.description.tableofcontentsABSTRACT I
CONTENTS III
LIST OF FIGURES V
LIST OF TABLES IX
CHAPTER 1 INTRODUCTION 1
1.1 MOTIVATION 1
1.2 THESIS ORGANIZATION 3
CHAPTER 2 BACKGROUND ON ALL-DIGITAL PLL 5
2.1 OVERVIEW 5
2.2 BUILDING BLOCKS 8
2.2.1 TIME-TO-DIGITAL CONVERTER 8
2.2.2 DIGITALLY-CONTROLLED OSCILLATOR 14
2.2.3 DIGITAL LOOP FILTER 19
2.2.4 DELTA-SIGMA MODULATOR 20
2.3 NOISE ANALYSIS 24
2.3.1 QUANTIZATION NOISE 24
2.3.2 TDC QUANTIZATION NOISE 25
2.3.3 DCO QUANTIZATION NOISE 26
2.3.4 LINEARIZED MODEL 28
2.4 BANG-BANG ADPLL 32
2.4.1 NONLINEAR ANALYSIS 32
2.4.2 LINEAR ANALYSIS 35
CHAPTER 3 OPTIMUM LOOP GAIN TRACKING ALL-DIGITAL BBPLL 39
3.1 AUTOCORRELATION OF BBPFD OUTPUT 39
3.2 MATHEMATICAL ANALYSIS 49
3.3 CIRCUIT IMPLEMENTATION 63
3.4 MEASUREMENT RESULTS 68
CHAPTER 4 ALL-DIGITAL SPREAD SPECTRUM CLOCK GENERATOR 71
4.1 OVERVIEW 71
4.2 PRIOR WORKS 75
4.3 ADAPTIVE GAIN CONTROL METHOD 78
4.4 CIRCUIT IMPLEMENTATION 88
4.5 MEASUREMENT RESULTS 91
CHAPTER 5 CONCLUSION 96
BIBLIOGRAPHY 98
초 록 104
-
dc.formatapplication/pdf-
dc.format.extent6905621 bytes-
dc.format.mediumapplication/pdf-
dc.language.isoen-
dc.publisher서울대학교 대학원-
dc.subjectAdaptive gain control-
dc.subjectall-digital phase-locked loop (ADPLL)-
dc.subjectautocorrelation-
dc.subjectbang-bang phase-frequency detector (BBPFD)-
dc.subjectbang-bang phase-locked loop (BBPLL)-
dc.subjectspread spectrum clock generator (SSCG)-
dc.subject.ddc621-
dc.titleDesign of All-Digital PLL Using Statistical Data of Bang-Bang Phase Detection-
dc.title.alternative뱅뱅 위상검출기의 통계 수치를 이용한 올 디지털 위상 동기화 루프의 설계-
dc.typeThesis-
dc.description.degreeDoctor-
dc.citation.pagesIX, 103-
dc.contributor.affiliation공과대학 전기·컴퓨터공학부-
dc.date.awarded2015-08-
Appears in Collections:
Files in This Item:

Altmetrics

Item View & Download Count

  • mendeley

Items in S-Space are protected by copyright, with all rights reserved, unless otherwise indicated.

Share