Publications

Detailed Information

Vertical Tunnel Field-Effect Transistors with Tunnel-Direction Perpendicular to the Channel for Low Power Operation : 저전력 동작을 위하여 채널에 직각인 터널방향과 수직형 구조를 가지는 터널 전계효과 트랜지스터

DC Field Value Language
dc.contributor.advisor박병국-
dc.contributor.author김장현-
dc.date.accessioned2017-07-13T07:18:08Z-
dc.date.available2017-07-13T07:18:08Z-
dc.date.issued2016-08-
dc.identifier.other000000137413-
dc.identifier.urihttps://hdl.handle.net/10371/119233-
dc.description학위논문 (박사)-- 서울대학교 대학원 : 전기·컴퓨터공학부, 2016. 8. 박병국.-
dc.description.abstractIn this work, Tunnel Field-Effect Transistors (TFETs) with a novel structure will be proposed as a substituting devices which can implement steeper switching than the conventional MOSFETs do in low power operation. It is experimentally demonstrated that applying a vertical structure with a perpendicular tunnel to the channel can achieve an operation of high electrical performance and it can be integrated in a bulk Si substrate.
First of all, Si and SiGe TFETs with a planar structure are fabricated and measured to extract model parameters. From the measured results, the parameters of band-to-band tunnel (BTBT) model, which can be used to simulate TFETs accurate are calibrated. In this regard, Synopsys Sentaurus Device will be used for this purpose.
Then, based on the simulation of planar TFETs, the proposed devices will be presented as the vertical TFETs with the perpendicular tunnel junction based on the bulk Si substrate. The perpendicular tunnel junction and the large tunnel area are employed on the source side to achieve a steep subthreshold swing (SS) and high ON-current (ION), which can lead to TFETs outstanding
performance. Moreover, the ION can be increased easily by adjusting a height of overlap region between a source and a gate. Although, the TFETs show good electrical performance, there is a hump phenomenon in transfer curve. In order to suppress the hump phenomenon in the transfer curves, the hump behavior in the proposed device should be investigated. After investigating it,
the hump behavior is found to be originated from the two different tunnel
regions. Moreover their threshold voltages originated from different tunnel show
different values. In order to improve the electrical performance, a capping layer
which can be made by gradual doping is inserted on the source. Then, the hump
behavior can be expected to decrease.
Finally, the proposed TFETs will be fabricated on the bulk Si substrate. A thin intrinsic Si is epitaxially grown on the source region which forms the perpendicular tunnel junction to the channel, resulting in abrupt band bending. The fabricated the proposed TFETs show 17 mV/dec minimum subthreshold swing (SS) and 104 ON/OFF current ratio (ION/IOFF ) for sub-0.7 V gate overdrive. In addition, SS is maintained less than 60 mV/dec while a drain current increases from complete OFF-state (10−13) to more than two orders of magnitude (10−11).
In conclusion, the proposed device are fabricated successfully. From this study, it is demonstrated that the proposed TFETs will be one of the most promising candidate for a next-generation low-power device.
-
dc.description.tableofcontentsChapter 1 Introduction 1
1.1 Power issues on CMOS technologies 1
1.2 Tunnel Field Effect Transistors 3
1.3 Issue for TFETs 6
1.4 Propose of the Target Device 8
1.5 Thesis outline 10

Chapter 2 Planar Si & SiGe TFET 12
2.1 Device fabrication 12
2.2 Measured Results 14
2.3 BTBT model calibrations 17
2.4 Summary 19
2.5 Appendix: Process Flow 19

Chapter 3 Simulation of the Proposed TFETs 24
3.1 Introduction 25
3.2 Device structure and Fabrication Method 25
3.3 Simulation Results and Discussion 27
3.4 Summary of Simulation 34

Chapter 4 Fabrication of the Proposed TFETs 36
4.1 Introduction 37
4.2 Device Structure and Fabrication Method 37
4.3 Experimental results 47
4.4 Discussion 52
4.4.1 High OFF leakage current 52
4.4.2 Short channel effect 54
4.4.3 Current Saturation by Drain 56
4.4.4 Process Optimization 59
4.5 Summary 61
4.6 Appendix: Process Flow 61

Chapter 5 Conclusion 68
5.1 Summary of Contributions 68
5.2 Future works for TFETs Design 69

Chapter 6 Appendix 71
6.1 Super-linear onset in TFETs 71
6.2 Introduction 72
6.3 Device Structure 72
6.4 Simulation Results 73
6.5 Drain Threshold Voltage 79
6.6 Tunnel Resistance 80
6.7 Conclusion 86

Bibliography 88

초록 95
-
dc.formatapplication/pdf-
dc.format.extent8052183 bytes-
dc.format.mediumapplication/pdf-
dc.language.isoen-
dc.publisher서울대학교 대학원-
dc.subjectband-to-band tunnel-
dc.subjecttunnel field-effect transistor-
dc.subjectvertical structure-
dc.subjectTFET-
dc.subjectlow power device-
dc.subjectperpendicular tunnel-
dc.subjectsubthreshold swing-
dc.subjectSi substrate-
dc.subject.ddc621-
dc.titleVertical Tunnel Field-Effect Transistors with Tunnel-Direction Perpendicular to the Channel for Low Power Operation-
dc.title.alternative저전력 동작을 위하여 채널에 직각인 터널방향과 수직형 구조를 가지는 터널 전계효과 트랜지스터-
dc.typeThesis-
dc.description.degreeDoctor-
dc.citation.pages96-
dc.contributor.affiliation공과대학 전기·컴퓨터공학부-
dc.date.awarded2016-08-
Appears in Collections:
Files in This Item:

Altmetrics

Item View & Download Count

  • mendeley

Items in S-Space are protected by copyright, with all rights reserved, unless otherwise indicated.

Share