Publications

Detailed Information

A 1T-DRAM cell based on a tunnel field-effect transistor with highly-scalable pillar and surrounding gate structure

DC Field Value Language
dc.contributor.authorKim, Hyungjin-
dc.contributor.authorPark, Byung-Gook-
dc.creator박병국-
dc.date.accessioned2018-01-24T05:59:55Z-
dc.date.available2020-04-05T05:59:55Z-
dc.date.created2018-09-06-
dc.date.created2018-09-06-
dc.date.issued2016-08-
dc.identifier.citationJournal of the Korean Physical Society, Vol.69 No.3, pp.323-327-
dc.identifier.issn0374-4884-
dc.identifier.urihttps://hdl.handle.net/10371/139006-
dc.description.abstractIn this work, a 1-transistor (1T) dynamic random access memory (DRAM) cell based on a tunnel field-effect transistor (TFET) is introduced and its operation physics demonstrated. It is structurally based on a pillar structure and surrounding gate, which gives a high scalability compared with the conventional 1T-1 capacitor (1C) DRAM cell so it can be easily made into a 4F(2) cell array. The program operation is performed not by hole generation through impact ionization or gate-induced drain leakage but by hole injection from the source region unlike other 1T DRAM cells. In addition, the tunneling current mechanism of the device gives low power consumption DRAM operation and good retention characteristics to the proposed device.-
dc.language영어-
dc.language.isoenen
dc.publisher한국물리학회-
dc.titleA 1T-DRAM cell based on a tunnel field-effect transistor with highly-scalable pillar and surrounding gate structure-
dc.typeArticle-
dc.identifier.doi10.3938/jkps.69.323-
dc.citation.journaltitleJournal of the Korean Physical Society-
dc.identifier.wosid000382001300012-
dc.identifier.scopusid2-s2.0-84982306255-
dc.description.srndOAIID:RECH_ACHV_DSTSH_NO:T201633471-
dc.description.srndRECH_ACHV_FG:RR00200001-
dc.description.srndADJUST_YN:-
dc.description.srndEMP_ID:A001741-
dc.description.srndCITE_RATE:.467-
dc.description.srndDEPT_NM:전기·정보공학부-
dc.description.srndEMAIL:bgpark@snu.ac.kr-
dc.description.srndSCOPUS_YN:Y-
dc.citation.endpage327-
dc.citation.number3-
dc.citation.startpage323-
dc.citation.volume69-
dc.identifier.kciidART002133431-
dc.description.isOpenAccessN-
dc.contributor.affiliatedAuthorPark, Byung-Gook-
dc.identifier.srndT201633471-
dc.type.docTypeArticle-
dc.description.journalClass1-
dc.subject.keywordPlus1T DRAM-
dc.subject.keywordPlusTHIN-FILMS-
dc.subject.keywordPlusFET-
dc.subject.keywordPlusLAYER-
dc.subject.keywordAuthor1T DRAM-
dc.subject.keywordAuthorTunnel field-effect transistor-
dc.subject.keywordAuthorSurrounding gate-
dc.subject.keywordAuthorHigh scalability-
dc.subject.keywordAuthorBand-to-band tunneling-
Appears in Collections:
Files in This Item:
There are no files associated with this item.

Altmetrics

Item View & Download Count

  • mendeley

Items in S-Space are protected by copyright, with all rights reserved, unless otherwise indicated.

Share