Publications

Detailed Information

Clock buffer polarity assignment under useful skew constraints

DC Field Value Language
dc.contributor.authorJoo, Deokjin-
dc.contributor.authorKim, Taewhan-
dc.creator김태환-
dc.date.accessioned2019-04-24T08:29:08Z-
dc.date.available2020-04-05T08:29:08Z-
dc.date.created2018-08-16-
dc.date.issued2017-03-
dc.identifier.citationIntegration, the VLSI Journal, Vol.57, pp.52-61-
dc.identifier.issn0167-9260-
dc.identifier.urihttps://hdl.handle.net/10371/147846-
dc.description.abstractClock trees, which deliver the clock signal to every clock sink in the whole system, switch actively at high frequency, which makes them one of the most dominant sources of noise. While many clock polarity assignment (PA) techniques were proposed to mitigate the clock noise, no attention has been paid to the PA under useful skew constraints. In this work, we show that the clock PA problem under useful skew constraints is intractable and propose a comprehensive and scalable clique search based algorithm to solve the problem effectively. In addition, we demonstrate the applicability of our solution by extending it for PA under delay variation environment. Through experiments with ISPD'10 benchmark circuits, we show that our proposed clock PA algorithm is able to reduce the peak noise by 10.9% further over that of the conventional global skew bound constrained PA. Finally, we compare our PA technique against decoupling capacitor embedding technique which is a commonly used method for noise reduction.-
dc.language영어-
dc.language.isoenen
dc.publisherElsevier BV-
dc.titleClock buffer polarity assignment under useful skew constraints-
dc.typeArticle-
dc.identifier.doi10.1016/j.vlsi.2016.11.007-
dc.citation.journaltitleIntegration, the VLSI Journal-
dc.identifier.wosid000395609000006-
dc.identifier.scopusid2-s2.0-85000963130-
dc.description.srndOAIID:RECH_ACHV_DSTSH_NO:T201711155-
dc.description.srndRECH_ACHV_FG:RR00200001-
dc.description.srndADJUST_YN:-
dc.description.srndEMP_ID:A076159-
dc.description.srndCITE_RATE:.906-
dc.description.srndDEPT_NM:전기·정보공학부-
dc.description.srndEMAIL:taewhan@snu.ac.kr-
dc.description.srndSCOPUS_YN:Y-
dc.citation.endpage61-
dc.citation.startpage52-
dc.citation.volume57-
dc.description.isOpenAccessN-
dc.contributor.affiliatedAuthorKim, Taewhan-
dc.identifier.srndT201711155-
dc.type.docTypeArticle-
dc.description.journalClass1-
dc.subject.keywordPlusPEAK CURRENT REDUCTION-
dc.subject.keywordPlusOPTIMIZATION-
dc.subject.keywordPlusNOISE-
dc.subject.keywordPlusPOWER-
dc.subject.keywordPlusTREE-
dc.subject.keywordAuthorClock trees-
dc.subject.keywordAuthorSetup/hold times-
dc.subject.keywordAuthorUseful clock skew-
dc.subject.keywordAuthorTiming-
dc.subject.keywordAuthorClock polarity assignment-
dc.subject.keywordAuthorPower/ground noise-
Appears in Collections:
Files in This Item:
There are no files associated with this item.

Altmetrics

Item View & Download Count

  • mendeley

Items in S-Space are protected by copyright, with all rights reserved, unless otherwise indicated.

Share