Publications

Detailed Information

Low-cost Technique for Measuring Clock Duty Cycle on FPGAs

DC Field Value Language
dc.contributor.authorLee, Seongkwan-
dc.contributor.authorKim, Taehwan-
dc.date.accessioned2022-10-26T07:22:22Z-
dc.date.available2022-10-26T07:22:22Z-
dc.date.created2022-10-21-
dc.date.issued2018-05-
dc.identifier.citation2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), p. 8351003-
dc.identifier.issn0271-4302-
dc.identifier.urihttps://hdl.handle.net/10371/186859-
dc.description.abstractA circuit for on-chip measurement of duty cycle for unknown clock is demonstrated. The circuit consists of variable delay, counter and AND gate, and can be implemented on FPGA that has variable delay element without any external supporting circuit and occupies a very small portion of the FPGA. The major benefit over the previous measurement technology is that statistical analysis of the duty cycle of a large number of continuous clock cycles is possible through a single measurement.-
dc.language영어-
dc.publisherIEEE-
dc.titleLow-cost Technique for Measuring Clock Duty Cycle on FPGAs-
dc.typeArticle-
dc.identifier.doi10.1109/ISCAS.2018.8351003-
dc.citation.journaltitle2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS)-
dc.identifier.wosid000451218700115-
dc.identifier.scopusid2-s2.0-85057110736-
dc.citation.startpage8351003-
dc.description.isOpenAccessN-
dc.contributor.affiliatedAuthorKim, Taehwan-
dc.type.docTypeProceedings Paper-
dc.description.journalClass1-
Appears in Collections:
Files in This Item:
There are no files associated with this item.

Altmetrics

Item View & Download Count

  • mendeley

Items in S-Space are protected by copyright, with all rights reserved, unless otherwise indicated.

Share