Publications

Detailed Information

Physically Consistent Method for Calculating Trap-Assisted-Tunneling Current Applied to Line Tunneling Field-Effect Transistor

DC Field Value Language
dc.contributor.authorNajam, Faraz-
dc.contributor.authorKim, Sangwan-
dc.contributor.authorChoi, Woo Young-
dc.contributor.authorYu, Yun Seop-
dc.date.accessioned2022-10-26T07:22:58Z-
dc.date.available2022-10-26T07:22:58Z-
dc.date.created2022-10-19-
dc.date.issued2020-05-
dc.identifier.citationIEEE Transactions on Electron Devices, Vol.67 No.5, pp.2106-2112-
dc.identifier.issn0018-9383-
dc.identifier.urihttps://hdl.handle.net/10371/186911-
dc.description.abstractThe default trap-assisted-tunneling (TAT) modeling framework, also known as the dynamic nonlocal TAT model, does not allow to specify multiple trap levels; the lone trap level allowed by the model is not considered in the Poisson-charge self-consistent loop. A method is presented here which allows specifying a trap distribution and the electrostatic degradation (ESD) caused by the trap distribution. The method relies on an individual simulation for each trap level in the distribution, with the total TAT current obtained by summing the TAT currents from the individual trap-level simulations. I-ds-V-gs data for an experimental L-shaped tunneling field-effect-transistor (LTFET) were fit using the proposed method, for validation of the proposed method. ESD was found to be an important factor in determining the TAT generation rate (G(TAT)). The calculated TAT current resulting from a trap distribution allowed to realistically estimate the lifetime parameter, which, if calculated based on a single trap, would be significantly underestimated. From the device point-of-view, this work demonstrates the severity of the TAT problem; TAT was found to dominate for the entire V-gs range, including the ambipolar current, and for all V-ds bias values.-
dc.language영어-
dc.publisherInstitute of Electrical and Electronics Engineers-
dc.titlePhysically Consistent Method for Calculating Trap-Assisted-Tunneling Current Applied to Line Tunneling Field-Effect Transistor-
dc.typeArticle-
dc.identifier.doi10.1109/TED.2020.2982262-
dc.citation.journaltitleIEEE Transactions on Electron Devices-
dc.identifier.wosid000538156600028-
dc.identifier.scopusid2-s2.0-85084005836-
dc.citation.endpage2112-
dc.citation.number5-
dc.citation.startpage2106-
dc.citation.volume67-
dc.description.isOpenAccessN-
dc.contributor.affiliatedAuthorChoi, Woo Young-
dc.type.docTypeArticle-
dc.description.journalClass1-
Appears in Collections:
Files in This Item:
There are no files associated with this item.

Altmetrics

Item View & Download Count

  • mendeley

Items in S-Space are protected by copyright, with all rights reserved, unless otherwise indicated.

Share