Publications

Detailed Information

A Sub-100 fs-Jitter 8.16-GHz Ring-Oscillator-Based Power-Gating Injection-Locked Clock Multiplier With the Multiplication Factor of 68

DC Field Value Language
dc.contributor.authorPark, Suneui-
dc.contributor.authorYoo, Seyeon-
dc.contributor.authorShin, Yuhwan-
dc.contributor.authorLee, Jeonghyun-
dc.contributor.authorChoi, Jaehyouk-
dc.date.accessioned2024-04-25T04:09:16Z-
dc.date.available2024-04-25T04:09:16Z-
dc.date.created2024-04-25-
dc.date.issued2022-10-
dc.identifier.citationIEEE JOURNAL OF SOLID-STATE CIRCUITS-
dc.identifier.issn0018-9200-
dc.identifier.urihttps://hdl.handle.net/10371/199376-
dc.description.abstractThis work presents an ultralow-jitter ring-oscillator (RO)-based injection-locked clock multiplier (ILCM). Using the power-gating (PG) injection method that can completely remove the accumulated phase error of the RO, the proposed ILCM can achieve a very wide injection bandwidth, and, thus, an ultralow-jitter, even when the multiplication factor, N, is increased above 60. To overcome the natural limitation of the PG injection, two digitally controlled oscillators (DCOs) were used to operate in a complementary manner. Since the background multi-functional calibrator (MFC) continuously synchronizes the outputs of the two DCOs, the PG-ILCM can generate a seamless output signal by combining these two signals. The proposed injection pulsewidth controller (IPWC) decreased the required delay of the digital-to-time converter (DTC), further reducing the jitter of the output signal. A phase-rotational divide-by-4 divider (PR-DIV4) also was proposed to reduce the operating frequency and the power consumption of the MFC while maintaining the fine resolution of the output frequency. The PG-ILCM, fabricated in a 65-om CMOS process, used the power of 143 mW and an area of 0.102 mm(2). The rms jitter measured at 8.16 GHz (N = 68) was 97 fs.-
dc.language영어-
dc.publisherIEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC-
dc.titleA Sub-100 fs-Jitter 8.16-GHz Ring-Oscillator-Based Power-Gating Injection-Locked Clock Multiplier With the Multiplication Factor of 68-
dc.typeArticle-
dc.identifier.doi10.1109/JSSC.2022.3210212-
dc.citation.journaltitleIEEE JOURNAL OF SOLID-STATE CIRCUITS-
dc.identifier.wosid000869040000001-
dc.identifier.scopusid2-s2.0-85139879101-
dc.description.isOpenAccessN-
dc.contributor.affiliatedAuthorChoi, Jaehyouk-
dc.type.docTypeArticle; Early Access-
dc.description.journalClass1-
dc.subject.keywordPlusLOOP-
dc.subject.keywordPlusDESIGN-
dc.subject.keywordPlusPLL-
dc.subject.keywordAuthorCalibrator-
dc.subject.keywordAuthorinjection-locked clock multiplier (ILCM)-
dc.subject.keywordAuthorphase noise-
dc.subject.keywordAuthorpower-gating (PG)-
dc.subject.keywordAuthorring oscillator (RO)-
dc.subject.keywordAuthorrms jitter-
Appears in Collections:
Files in This Item:
There are no files associated with this item.

Related Researcher

  • College of Engineering
  • Department of Electrical and Computer Engineering
Research Area Wired interconnection, Wireless communication

Altmetrics

Item View & Download Count

  • mendeley

Items in S-Space are protected by copyright, with all rights reserved, unless otherwise indicated.

Share