Publications

Detailed Information

An Ultra-Low-Jitter, mmW-Band Frequency Synthesizer Based on Digital Subsampling PLL Using Optimally Spaced Voltage Comparators

DC Field Value Language
dc.contributor.authorKim, Juyeop-
dc.contributor.authorLim, Younghyun-
dc.contributor.authorYoon, Heein-
dc.contributor.authorLee, Yongsun-
dc.contributor.authorPark, Hangi-
dc.contributor.authorCho, Yoonseo-
dc.contributor.authorSeong, Taeho-
dc.contributor.authorChoi, Jaehyouk-
dc.date.accessioned2024-04-25T04:10:13Z-
dc.date.available2024-04-25T04:10:13Z-
dc.date.created2024-04-25-
dc.date.issued2019-12-
dc.identifier.citationIEEE JOURNAL OF SOLID-STATE CIRCUITS, Vol.54 No.12, pp.3466-3477-
dc.identifier.issn0018-9200-
dc.identifier.urihttps://hdl.handle.net/10371/199394-
dc.description.abstractThis article presents a cascaded architecture of a frequency synthesizer to generate ultra-low-jitter output signals in a millimeter-wave (mmW) frequency band from 28 to 31 GHz. The mmW-band injection-locked frequency multiplier (ILFM) placed at the second stage has a wide bandwidth so that the performance of the jitter of this frequency synthesizer is determined by the GHz-band, digital subsampling phase-locked loop (SSPLL) at the first stage. To suppress the quantization noise of the digital SSPLL while using a small amount of power, the optimally spaced voltage comparators (OSVCs) are presented as a voltage quantizer. This article was designed and fabricated using 65-nm CMOS technology. In measurements, this prototype frequency synthesizer generated output signals in the range of 28-31 GHz, with an rms jitter of less than 80 fs and an integrated phase noise (IPN) of less than -40 dBc. The active silicon area was 0.32 mm(2), and the total power consumption was 41.8 mW.-
dc.language영어-
dc.publisherIEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC-
dc.titleAn Ultra-Low-Jitter, mmW-Band Frequency Synthesizer Based on Digital Subsampling PLL Using Optimally Spaced Voltage Comparators-
dc.typeArticle-
dc.identifier.doi10.1109/JSSC.2019.2936765-
dc.citation.journaltitleIEEE JOURNAL OF SOLID-STATE CIRCUITS-
dc.identifier.wosid000502721200020-
dc.identifier.scopusid2-s2.0-85072524537-
dc.citation.endpage3477-
dc.citation.number12-
dc.citation.startpage3466-
dc.citation.volume54-
dc.description.isOpenAccessN-
dc.contributor.affiliatedAuthorChoi, Jaehyouk-
dc.type.docTypeArticle; Proceedings Paper-
dc.description.journalClass1-
dc.subject.keywordPlusSUB-SAMPLING PLL-
dc.subject.keywordPlusTUNING RANGE-
dc.subject.keywordPlusPHASE-NOISE-
dc.subject.keywordPlusLC-VCO-
dc.subject.keywordPlusLOOP-
dc.subject.keywordPlusOSCILLATOR-
dc.subject.keywordPlusMULTIPLIER-
dc.subject.keywordAuthorFrequency synthesizers-
dc.subject.keywordAuthorVoltage-controlled oscillators-
dc.subject.keywordAuthorJitter-
dc.subject.keywordAuthorPhase locked loops-
dc.subject.keywordAuthorPhase noise-
dc.subject.keywordAuthorSynthesizers-
dc.subject.keywordAuthorClocks-
dc.subject.keywordAuthorCascaded-
dc.subject.keywordAuthordigital phase-locked loop (DPLL)-
dc.subject.keywordAuthorfrequency synthesizer-
dc.subject.keywordAuthorintegrated phase noise (IPN)-
dc.subject.keywordAuthorjitter-
dc.subject.keywordAuthormillimeter-waveband (mmW-band)-
dc.subject.keywordAuthorsubsampling-
Appears in Collections:
Files in This Item:
There are no files associated with this item.

Related Researcher

  • College of Engineering
  • Department of Electrical and Computer Engineering
Research Area Wired interconnection, Wireless communication

Altmetrics

Item View & Download Count

  • mendeley

Items in S-Space are protected by copyright, with all rights reserved, unless otherwise indicated.

Share