Publications

Detailed Information

A 450-fs Jitter PVT-Robust Fractional-Resolution Injection-Locked Clock Multiplier Using a DLL-Based Calibrator with Replica-Delay-Cells

DC Field Value Language
dc.contributor.authorKim, Mina-
dc.contributor.authorChoi, Seojin-
dc.contributor.authorChoi, Jaehyouk-
dc.date.accessioned2024-04-25T04:12:17Z-
dc.date.available2024-04-25T04:12:17Z-
dc.date.created2024-04-25-
dc.date.issued2015-
dc.identifier.citation2015 SYMPOSIUM ON VLSI CIRCUITS (VLSI CIRCUITS)-
dc.identifier.urihttps://hdl.handle.net/10371/199434-
dc.description.abstractThis paper presents a PVT-robust, low-jitter, injection-locked clock multiplier with the frequency resolution of one tenth of the reference frequency, using a DLL-based PVT-calibrator. As the key idea, the ring-VCO and the DLL consist of identical delay cells and share the control voltage. Since the DLL continually corrects the delay of the unit delay cells, the degradation of jitter due to the drift of the free-running VCO frequency can be prevented. The RMS-jitter was 448 fs, and its variation with temperature was regulated to be less than 4%.-
dc.language영어-
dc.publisherIEEE-
dc.titleA 450-fs Jitter PVT-Robust Fractional-Resolution Injection-Locked Clock Multiplier Using a DLL-Based Calibrator with Replica-Delay-Cells-
dc.typeArticle-
dc.citation.journaltitle2015 SYMPOSIUM ON VLSI CIRCUITS (VLSI CIRCUITS)-
dc.identifier.wosid000370961400054-
dc.identifier.scopusid2-s2.0-84957885084-
dc.description.isOpenAccessN-
dc.contributor.affiliatedAuthorChoi, Jaehyouk-
dc.type.docTypeProceedings Paper-
dc.description.journalClass1-
Appears in Collections:
Files in This Item:
There are no files associated with this item.

Related Researcher

  • College of Engineering
  • Department of Electrical and Computer Engineering
Research Area Wired interconnection, Wireless communication

Altmetrics

Item View & Download Count

  • mendeley

Items in S-Space are protected by copyright, with all rights reserved, unless otherwise indicated.

Share