Publications

Detailed Information

REDELF: An Energy-Efficient Deadlock-Free routing for 3D NoCs with partial vertical connections

DC Field Value Language
dc.contributor.authorLee, Jinho-
dc.contributor.authorKang, Kyungsu-
dc.contributor.authorChoi, Kiyoung-
dc.date.accessioned2024-05-02T06:06:27Z-
dc.date.available2024-05-02T06:06:27Z-
dc.date.created2018-10-31-
dc.date.created2018-10-31-
dc.date.issued2015-09-
dc.identifier.citationACM Journal on Emerging Technologies in Computing Systems, Vol.12 No.3, p. 26-
dc.identifier.issn1550-4832-
dc.identifier.urihttps://hdl.handle.net/10371/200645-
dc.description.abstract3D integrated circuits (3D ICs) using through-silicon vias (TSVs) allow to envision the stacking of dies with different functions and technologies, using as an interconnect backbone a 3D network-on-chip (NoC). However, partial vertical connection in 3D NoCs seems unavoidable because of the large overhead of TSV itself (e.g., large footprint, low fabrication yield, additional fabrication processes) as well as the heterogeneity in dimension. This article proposes an energy-efficient deadlock-free routing algorithm for 3Dmesh topologies where vertical connections partially exist. By introducing some rules for selecting elevators (i.e., vertical links between dies), the routing algorithm can eliminate the dedicated virtual channel requirement. In this article, the rules themselves as well as the proof of deadlock freedom are given. By eliminating the virtual channels for deadlock avoidance, the proposed routing algorithm reduces the energy consumption by 38.9% compared to a conventional routing algorithm. When the virtual channel is used for reducing the head-of-line blocking, the proposed routing algorithm increases performance by up to 23.1% and 6.9% on average.-
dc.language영어-
dc.publisherAssociation for Computing Machinary, Inc.-
dc.titleREDELF: An Energy-Efficient Deadlock-Free routing for 3D NoCs with partial vertical connections-
dc.typeArticle-
dc.identifier.doi10.1145/2751560-
dc.citation.journaltitleACM Journal on Emerging Technologies in Computing Systems-
dc.identifier.wosid000361670400007-
dc.identifier.scopusid2-s2.0-84942417376-
dc.citation.number3-
dc.citation.startpage26-
dc.citation.volume12-
dc.description.isOpenAccessN-
dc.contributor.affiliatedAuthorLee, Jinho-
dc.contributor.affiliatedAuthorChoi, Kiyoung-
dc.type.docTypeArticle-
dc.description.journalClass1-
dc.subject.keywordPlusNETWORK-ON-CHIP-
dc.subject.keywordPlusROUTER-
dc.subject.keywordPlusIMPLEMENTATION-
dc.subject.keywordPlusINTERCONNECT-
dc.subject.keywordPlusDESIGN-
dc.subject.keywordPlusLINKS-
dc.subject.keywordAuthorNoC-
dc.subject.keywordAuthordeadlock-
dc.subject.keywordAuthorrouting algorithm-
dc.subject.keywordAuthor3D stacking-
Appears in Collections:
Files in This Item:
There are no files associated with this item.

Related Researcher

  • College of Engineering
  • Department of Electrical and Computer Engineering
Research Area AI Accelerators, Distributed Deep Learning, Neural Architecture Search

Altmetrics

Item View & Download Count

  • mendeley

Items in S-Space are protected by copyright, with all rights reserved, unless otherwise indicated.

Share