Publications

Detailed Information

A 0.99-pJ/b 10-Gb/s Receiver With Fast Recovery From Sleep Mode Under Voltage Drift

DC Field Value Language
dc.contributor.authorLee, Kwang-Hoon-
dc.contributor.authorPark, Jung-Hun-
dc.contributor.authorLee, Yongjae-
dc.contributor.authorSong, Yeonggeun-
dc.contributor.authorRoh, Seungha-
dc.contributor.authorShim, Minkyo-
dc.contributor.authorSong, Yoonho-
dc.contributor.authorJung, Woosong-
dc.contributor.authorHwang, Young-Ha-
dc.contributor.authorOh, Jonghyun-
dc.contributor.authorChoi, Woo-Seok-
dc.contributor.authorJeong, Deog-Kyoon-
dc.date.accessioned2024-05-16T01:20:51Z-
dc.date.available2024-05-16T01:20:51Z-
dc.date.created2023-11-24-
dc.date.created2023-11-24-
dc.date.issued2023-11-
dc.identifier.citationIEEE Transactions on Circuits and Systems II: Express Briefs, Vol.70 No.11, pp.4003-4007-
dc.identifier.issn1549-7747-
dc.identifier.urihttps://hdl.handle.net/10371/202435-
dc.description.abstractThis brief presents a 10 Gb/s receiver for an application processor (AP)-to-timing controller-embedded display (TED) interface that is capable of recovering its operating frequency fast from the sleep mode under the supply voltage drift. A hybrid clock and data recovery (CDR) loop is employed to support the fast entering and exiting of the sleep mode by adding AND gates to the digital loop filter, while offering good jitter performance by utilizing an analog loop filter. Also supply voltage drift cancellation (SVDC) circuit is added to maintain constant current in the presence of supply voltage drift. Thanks to the hybrid CDR and SVDC, even if the supply voltage drift occurs during the sleep mode, the same frequency is recovered fast without frequency re-tracking. A prototype chip fabricated in 28-nm CMOS technology occupies an active area of 0.089mm2 with 0.99-pJ/bit energy efficiency in the active mode. The measured results show that the frequency is recovered within 36 ns even if the worst-case supply voltage drift occurs during the sleep mode.-
dc.language영어-
dc.publisherInstitute of Electrical and Electronics Engineers Inc.-
dc.titleA 0.99-pJ/b 10-Gb/s Receiver With Fast Recovery From Sleep Mode Under Voltage Drift-
dc.typeArticle-
dc.identifier.doi10.1109/TCSII.2023.3285934-
dc.citation.journaltitleIEEE Transactions on Circuits and Systems II: Express Briefs-
dc.identifier.wosid001094470200012-
dc.identifier.scopusid2-s2.0-85162690548-
dc.citation.endpage4007-
dc.citation.number11-
dc.citation.startpage4003-
dc.citation.volume70-
dc.description.isOpenAccessN-
dc.contributor.affiliatedAuthorChoi, Woo-Seok-
dc.contributor.affiliatedAuthorJeong, Deog-Kyoon-
dc.type.docTypeArticle-
dc.description.journalClass1-
dc.subject.keywordAuthorclock and data recovery (CDR)-
dc.subject.keywordAuthordisplay interface-
dc.subject.keywordAuthorReceiver-
dc.subject.keywordAuthorsleep mode-
dc.subject.keywordAuthorsupply voltage drift-
Appears in Collections:
Files in This Item:
There are no files associated with this item.

Related Researcher

  • College of Engineering
  • Department of Electrical and Computer Engineering
Research Area DRAM-PIM, High Bandwidth Memory Interface, O Links, Performance Modeling for I

Altmetrics

Item View & Download Count

  • mendeley

Items in S-Space are protected by copyright, with all rights reserved, unless otherwise indicated.

Share