Publications

Detailed Information

A Residue-Current-Locked Hybrid Low-Dropout Regulator Supporting Ultralow Dropout of Sub-50 mV With Fast Settling Time Below 10 ns

DC Field Value Language
dc.contributor.authorHwang, Young-Ha-
dc.contributor.authorOh, Jonghyun-
dc.contributor.authorChoi, Woo Seok-
dc.contributor.authorJeong, Deog Kyoon-
dc.contributor.authorPark, Jun-Eun-
dc.date.accessioned2024-05-16T01:21:39Z-
dc.date.available2024-05-16T01:21:39Z-
dc.date.created2022-07-27-
dc.date.created2022-07-27-
dc.date.created2022-07-27-
dc.date.issued2022-07-
dc.identifier.citationIEEE Journal of Solid-State Circuits, Vol.57 No.7, pp.2236-2249-
dc.identifier.issn0018-9200-
dc.identifier.urihttps://hdl.handle.net/10371/202459-
dc.description.abstractThis article proposes a fully integrated hybrid low-dropout regulator (HLDO) that features an ultralow dropout and a highly improved transient response. This HLDO incorporates a residue-current-locked loop (RLL) that realizes joint regulation using a residue-compensating analog LDO (RLDO) and residue-triggered asynchronous digital LDO (DLDO). The RLDO supplements the residual current to compensate for the current quantization error (CQE) of the DLDO, thus eliminating the limit cycle oscillation (LCO) and improving the power supply rejection compared to standalone DLDOs. Moreover, the RLDO uses a bounded residue control (BRC) scheme that achieves sub-50-mV dropout regulation based on the RLL. The RLDO based on a flipped-voltage-follower (FVF) is equipped with a droop-edge injection scheme, and it improves the fast transient response against a heavy load by promptly triggering the self-clocked DLDO. Residue-driven DLDO control is realized using asynchronous pointer-shift registers (PoSRs) so that the DLDO can respond rapidly without the use of any high-frequency clock. The prototype implemented using a 65-nm CMOS process achieves a 76-mV voltage droop and an 8.2-ns settling time against a load current step of 80 mA/0.5 ns with a 20-mV dropout voltage. The prototype demonstrates load regulation of 0.06 and less than 0.01 mV/mA with a dropout voltage of 20 and 50 mV, respectively, at a 1-V input.-
dc.language영어-
dc.publisherInstitute of Electrical and Electronics Engineers-
dc.titleA Residue-Current-Locked Hybrid Low-Dropout Regulator Supporting Ultralow Dropout of Sub-50 mV With Fast Settling Time Below 10 ns-
dc.typeArticle-
dc.identifier.doi10.1109/JSSC.2021.3128815-
dc.citation.journaltitleIEEE Journal of Solid-State Circuits-
dc.identifier.wosid000728187000002-
dc.identifier.scopusid2-s2.0-85120568061-
dc.citation.endpage2249-
dc.citation.number7-
dc.citation.startpage2236-
dc.citation.volume57-
dc.description.isOpenAccessN-
dc.contributor.affiliatedAuthorChoi, Woo Seok-
dc.contributor.affiliatedAuthorJeong, Deog Kyoon-
dc.type.docTypeArticle-
dc.description.journalClass1-
dc.subject.keywordPlusDIGITAL-LDO-
dc.subject.keywordPlusPOWER MANAGEMENT-
dc.subject.keywordPlusDRIVEN-
dc.subject.keywordPlusCMOS-
dc.subject.keywordAuthorRegulation-
dc.subject.keywordAuthorVoltage control-
dc.subject.keywordAuthorLogic gates-
dc.subject.keywordAuthorClocks-
dc.subject.keywordAuthorRegulators-
dc.subject.keywordAuthorTransient response-
dc.subject.keywordAuthorTransient analysis-
dc.subject.keywordAuthorFast transient-
dc.subject.keywordAuthorfully integrated-
dc.subject.keywordAuthorhybrid-
dc.subject.keywordAuthorlow-dropout regulator (LDO)-
dc.subject.keywordAuthorpower management-
Appears in Collections:
Files in This Item:
There are no files associated with this item.

Related Researcher

  • College of Engineering
  • Department of Electrical and Computer Engineering
Research Area DRAM-PIM, High Bandwidth Memory Interface, O Links, Performance Modeling for I

Altmetrics

Item View & Download Count

  • mendeley

Items in S-Space are protected by copyright, with all rights reserved, unless otherwise indicated.

Share