Publications

Detailed Information

A 5-Gb/s digitally controlled 3-tap DFE receiver for serial communications

DC Field Value Language
dc.contributor.authorHan, Jae Duk-
dc.contributor.authorShin, Woo Yeol-
dc.contributor.authorChoi, Woo Seok-
dc.contributor.authorChun, Jung Hoon-
dc.contributor.authorKim, Su Hwan-
dc.contributor.authorJeong, Deog Kyoon-
dc.date.accessioned2024-05-17T07:40:50Z-
dc.date.available2024-05-17T07:40:50Z-
dc.date.created2024-05-17-
dc.date.issued2010-11-
dc.identifier.citation2010 IEEE Asian Solid-State Circuits Conference, A-SSCC 2010, pp.85-88-
dc.identifier.issn0000-0000-
dc.identifier.urihttps://hdl.handle.net/10371/203227-
dc.description.abstractDecision feedback equalizers (DFEs) play a critical role in high-speed communications through band-limited channels. We implemented a 3-tap DFE receiver for 5-Gb/s data bandwidth. To realize a multi-tap DFE operation, a digital-control scheme is proposed that does not use analog circuits for biasing, such as DACs. In addition to the conventional loop unrolling, several techniques including combined feedback are used to reduce the latency of the feedback path. Fabricated in a 0.13-μm CMOS process, the prototype of the proposed DFE core has an area of 0.009 mm2 and consumes 8.4 mW from a 1.2-V supply, achieving a BER of less than 10-11 over a pair of 28-inch Nelco 4000-6 board traces. ©2010 IEEE.-
dc.language영어-
dc.publisherInstitute of Electrical and Electronics Engineers Inc.-
dc.titleA 5-Gb/s digitally controlled 3-tap DFE receiver for serial communications-
dc.typeArticle-
dc.identifier.doi10.1109/ASSCC.2010.5716563-
dc.citation.journaltitle2010 IEEE Asian Solid-State Circuits Conference, A-SSCC 2010-
dc.identifier.scopusid2-s2.0-79952835570-
dc.citation.endpage88-
dc.citation.startpage85-
dc.description.isOpenAccessY-
dc.contributor.affiliatedAuthorChoi, Woo Seok-
dc.type.docTypeConference Paper-
dc.description.journalClass1-
Appears in Collections:
Files in This Item:
There are no files associated with this item.

Related Researcher

  • College of Engineering
  • Department of Electrical and Computer Engineering
Research Area DRAM-PIM, High Bandwidth Memory Interface, O Links, Performance Modeling for I

Altmetrics

Item View & Download Count

  • mendeley

Items in S-Space are protected by copyright, with all rights reserved, unless otherwise indicated.

Share