Publications
Detailed Information
An efficient scalable and flexible data transfer architecture for multiprocessor SoC with massive distributed memory
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Han, Sang-Il | - |
dc.contributor.author | Baghdadi, Amer | - |
dc.contributor.author | Bonaciu, Marius Petru | - |
dc.contributor.author | Chae, Soo-Ik | - |
dc.contributor.author | Jerraya, Ahmed Amine | - |
dc.date.accessioned | 2009-12-18T07:47:19Z | - |
dc.date.available | 2009-12-18T07:47:19Z | - |
dc.date.issued | 2004-06 | - |
dc.identifier.citation | Design Automation Conference, pp.250-255 | en |
dc.identifier.uri | https://hdl.handle.net/10371/21445 | - |
dc.description.abstract | Massive data transfer encountered in emerging multimedia
embedded applications requires architecture allowing both highly distributed memory structure and multiprocessor computation to be handled. The key issue that needs to be solved is then how to manage data transfers between large numbers of distributed memories. To overcome this issue, our paper proposes a scalable Distributed Memory Server (DMS) for multiprocessor SoC (MPSoC). The proposed DMS is composed of: (1) highperformance and flexible memory service access points (MSAPs), which execute data transfers without intervention of the processing elements, (2) data network, and (3) control network. It can handle direct massive data transfer between the distributed memories of an MPSoC. The scalability and flexibility of the proposed DMS are illustrated through the implementation of an MPEG4 video encoder for QCIF and CIF formats. The experiments show clearly how DMS can be adapted to accommodate different SoC configurations requiring various data transfer bandwidths. Synthesis results show that bandwidth can scale up to 28.8 GB/sec. | en |
dc.language.iso | en | - |
dc.subject | Multiprocessor SoC | en |
dc.subject | Message passing | en |
dc.subject | Data transfer architecture | en |
dc.subject | Memory Server | en |
dc.subject | Network on chip | en |
dc.subject | Network Interface | en |
dc.title | An efficient scalable and flexible data transfer architecture for multiprocessor SoC with massive distributed memory | en |
dc.type | Conference Paper | en |
dc.contributor.AlternativeAuthor | 한상일 | - |
dc.contributor.AlternativeAuthor | 채수익 | - |
- Appears in Collections:
Item View & Download Count
Items in S-Space are protected by copyright, with all rights reserved, unless otherwise indicated.