Publications

Detailed Information

A Wideband 180-GHz Phase-Lacked-Loop Based MSK Receiver

Cited 0 time in Web of Science Cited 1 time in Scopus
Authors

Dong, S.; Momson, I.; Kshattry, S.; Yelleswarapu, P.; Choi, W.; Kenneth, K.O.

Issue Date
2020
Publisher
Institute of Electrical and Electronics Engineers Inc.
Citation
Proceedings of the Custom Integrated Circuits Conference, Vol.2020-March
Abstract
A 180 GHz mixer-first phase-locked-loop based MSK receiver is demonstrated in 65-nm CMOS. Double balanced anti-parallel-diode-pair (APDP) based sub-harmonic mixer forms the phase detector. Compensation using multiple zeros reduces the effect of in-loop delay on the stability of PLL. Without external LO synchronization, the receiver achieves 10 Gbps with a BER < 10(-12) at -24-dBm available input power. The open loop measurements show the down-conversion chain has a 3-dB bandwidth of approximately 48 GHz at 180 GHz and the minimum single side band (SSB) noise figure of 18.6 dB. This receiver is the self-synchronized receiver using coherent detection with the highest operating frequency in CMOS. This work also demonstrates that a PLL based receiver can support data rates in excess of 10 Gbps.
ISSN
0886-5930
URI
https://hdl.handle.net/10371/199964
DOI
https://doi.org/10.1109/CICC48029.2020.9075939
Files in This Item:
There are no files associated with this item.
Appears in Collections:

Related Researcher

  • College of Engineering
  • Department of Electrical and Computer Engineering
Research Area High Frequency Microelectronics, Microwave engineering, Radio Frequency Integrated Circuit, 초고주파 공학, 초고주파 시스템, 초고주파 집적회로

Altmetrics

Item View & Download Count

  • mendeley

Items in S-Space are protected by copyright, with all rights reserved, unless otherwise indicated.

Share