Publications

Detailed Information

A 5-Gb/s digitally controlled 3-tap DFE receiver for serial communications

Cited 0 time in Web of Science Cited 0 time in Scopus
Authors

Han, Jae Duk; Shin, Woo Yeol; Choi, Woo Seok; Chun, Jung Hoon; Kim, Su Hwan; Jeong, Deog Kyoon

Issue Date
2010-11
Publisher
Institute of Electrical and Electronics Engineers Inc.
Citation
2010 IEEE Asian Solid-State Circuits Conference, A-SSCC 2010, pp.85-88
Abstract
Decision feedback equalizers (DFEs) play a critical role in high-speed communications through band-limited channels. We implemented a 3-tap DFE receiver for 5-Gb/s data bandwidth. To realize a multi-tap DFE operation, a digital-control scheme is proposed that does not use analog circuits for biasing, such as DACs. In addition to the conventional loop unrolling, several techniques including combined feedback are used to reduce the latency of the feedback path. Fabricated in a 0.13-μm CMOS process, the prototype of the proposed DFE core has an area of 0.009 mm2 and consumes 8.4 mW from a 1.2-V supply, achieving a BER of less than 10-11 over a pair of 28-inch Nelco 4000-6 board traces. ©2010 IEEE.
ISSN
0000-0000
URI
https://hdl.handle.net/10371/203227
DOI
https://doi.org/10.1109/ASSCC.2010.5716563
Files in This Item:
There are no files associated with this item.
Appears in Collections:

Related Researcher

  • College of Engineering
  • Department of Electrical and Computer Engineering
Research Area DRAM-PIM, High Bandwidth Memory Interface, O Links, Performance Modeling for I

Altmetrics

Item View & Download Count

  • mendeley

Items in S-Space are protected by copyright, with all rights reserved, unless otherwise indicated.

Share